# EDC1 Exam project 1 Design summary 

Michał Szopiński

January 20, 2020

## 1 Design objectives

The goal of the project was to create a digital system calculating the equation:

$$
\begin{equation*}
y=\frac{\sum_{i=1}^{k}\left(4 x_{2 i}^{2}-\frac{1}{4} x_{2 i-1}^{2}\right)}{k} \tag{1}
\end{equation*}
$$

where $k \in\{1,2,4,8,16,32,64,128\}$. The numbers arrive in series over an 8 -bit parallel bus and are coded using natural binary code. $k$ arrives first, $x_{1}$, $x_{2}, x_{3}, \ldots$ follow.

Handshaking was to be implemented using the following signals:

- RDY (ready) - raised by the system to request a number
- NRDY (number ready) - raised by the external circuit to signalize that the requested number is waiting at the input
- RR (result ready) - raised by the system to signalize that the output contains the calculated result, used simultaneously with RDY

Result accuracy and computational speed were critical factors of the design.

## 2 Operational subsystem design

### 2.1 Multiplication operands

A crucial observation to the realization of the circuit is that formula (1) can be rewritten as:

$$
\begin{equation*}
y=\frac{\sum_{i=1}^{k}\left(2 x_{2 i}+\frac{1}{2} x_{2 i-1}\right)\left(2 x_{2 i}-\frac{1}{2} x_{2 i-1}\right)}{k} \tag{2}
\end{equation*}
$$

thus reducing the required amount of multiplication operations to one. Because calculating the operands of the multiplication requires both numbers to be available, $x_{2 i-1}$ must be buffered inside a register before $x_{2 i}$ is loaded.

Once both numbers are available, they can be supplied to two adders, where they can be added and subtracted. The results are then loaded as the operands of the multiplicator circuit.

### 2.2 Bus width considerations

In order to preserve accuracy when $x_{2 i-1}$ and $x_{2 i}$ are divided and multiplied by 2 , the buses supplying them must be widened to carry at least 10 bits, nine of which integer and one fractional. In practice, a 16 -bit bus is used. Because both numbers are positive, zeros are used as padding on on both sides.

To prevent integer overflow when summing up individual products, a sufficiently wide register must be chosen to store the result. A product of two 10-bit numbers can be up to 20 bits wide, therefore the output width was chosen to be the nearest power of 2,32 , which can store the sum of up to $2^{11}$ such numbers, positive or negative.

Even though the output of the adders is 16 -bit, the shift registers storing the operands must match the width of the result register. This is because when the registers are shifted, the operands may become truncated, resulting in an incorrect sum.

The sum of products, before the final division, is a 32 -bit number with 1 sign bit, 29 integer bits and 2 fractional bits, as a natural consequence of the multiplication of two 1-fractional-bit signed numbers.

### 2.3 Multiplicator circuit

The part of the operational unit responsible for the multiplication is a standard implementation of the "shift and add" algorithm. On each iteration, operand A is shifted to the left and operand B is shifted to the right. If the least significant bit of B is high, A is added to the sum. The multiplication ends when operand $B$ is zero.

The result is cleared when $k$ is loaded to the circuit.

### 2.4 Dynamic division and output format

One of the requirements of the project is the dynamic division of the final sum by a variable power of two. There are two commonly used methods of performing such division, each resulting in a different output format.

The first way is to split the output bus into an integer sub-bus an a fractional sub-bus, each containing a different amount of significant bits. By default, the output contains two significant fractional bits ( $2.2 \S 4$ ), but it may contain up to 9 significant fractional bits and as few as 23 significant integer bits (including the sign) after being divided by $2^{7}=128$.

The implementation of this method would require the use of two shift registers, one shifting into the other, and is linear in complexity. As such, it was concluded that it would be inefficient given the requirements of the design.

The second approach is to output the summation result as-is and specify the number of fractional bits separately for the external system to handle. The number of significant bits is given by:

$$
\begin{equation*}
n_{\text {frac }}=2+\log _{2} k \tag{3}
\end{equation*}
$$

Given the fact that $k$ is restricted to a set of powers of two, the logarithmcalculating circuit can be constructed as a simple combinatorial circuit of three OR gates. Its output can then be fed into an adder with a constant value supplied as the second operand, and the number of fractional bits is thereby calculated with static complexity. Such an approach was used in the final design.

Because $k$ only appears at the start of the number sequence, it must be buffered to be available at the end.

### 2.5 Processed values counter

Lastly, to keep track of the number of processed pairs (the number $i$ ), the circuit uses a bi-directional counter permanently configured to decrement its stored value. The counter is loaded simultaneously with the $k$ buffer.

## 3 Control subsystem algorithm

## $3.1 \mathrm{I} / \mathrm{O}$ operations and handshaking

Considering the specification of the handshaking protocol, inputting numbers into the system can be thought of as "requesting" them from the external circuit, following a double-acknowledgment pattern. All input operations follow the general algorithm:

1. RDY is raised to request a new number from the external circuit.
2. NRDY is raised to signalize that the number is ready to be read.
3. RDY is lowered to request input withdrawal once it's been read.
4. NRDY is lowered, enabling further communication.

Output operations are simplified; the system raises RR whenever its output contains a valid result. No acknowledgment is taken from the external circuit.

### 3.2 Main program loop

The main loop starts with a special case of the input loop. It requests a number while simultaneously raising $R R$ to signify that the result of the previous calculation is ready. Once the first number $k$ becomes available, RR is lowered and the number is read into the memory, specifically the pair counter and the divisor buffer. The result register is also cleared.

When $k$ is withdrawn, the program proceeds into the pair processing loop, after which the main loop reiterates.

### 3.3 Pair processing loop

To begin, the pair processing loop requests two numbers: $x_{2 i-1}$ and $x_{2 i}$. When $x_{2 i-1}$ becomes available, it's loaded into a buffer. When $x_{2 i}$ becomes available,
the sum and the difference of the two numbers are fed into the multiplicator circuit for further processing.

As an optimization, the loading of $x_{2 i-1}$ is also used to decrement the processed pairs counter. A separate step would make the algorithm clearer, but also slower.

Before the multiplication begins, the algorithm checks if it has already finished to account for multiplication by 0 . If that is the case, the multiplication step is skipped, otherwise, the program steps into a dedicated loop.

Following the multiplication, the processed values counter is taken into consideration. If there are no more pairs to be processed, the processing loop terminates, otherwise it reiterates.

### 3.4 Multiplication loop

The multiplication loop is a standard implementation of the "shift and add" algorithm. Addition and shifting occur on separate steps to avoid a race condition.

### 3.5 Algorithm reiteration

Once the processing loop terminates, the main loop reiterates. No further steps are required at this point. The result of the summation is stored in the memory and is available at the output. The divisor circuit is outputting the correct number of fractional bits thanks to the number $k$ being stored in its memory. The RR flag can be safely raised while awaiting input.

### 3.6 Two-phase clock

To avoid race conditions between the control and operational subsystems, a twophase clock is used. This introduces a delay between the control signals being sent and executed, ensuring they are properly received before being processed. In practice, the clock is implemented by negating the clock signal in front of the operational subsystem.




## Michał Szopiński

Exam problem 1
Flowchart
initial loop,
signal result ready and wait for first number (k)
when $k$ appears, load it into pair counter and result divisor, clear former result
withdraw RDY, wait for input to be withdrawn once input is withdrawn, proceed
request x 1
load x1, decrement pair counter in the process
withdraw RDY wait for input to be withdrawn
request $x 2$
with x 2 on the input and x 1 in the memory the multiplicator circuit can be loaded with sum and differenc
wait for input to be withdrawn
check for multiplication by 0
if mult is done from the start there's no multiplication to be done
perform standard shift-and-add multiplication, shifting and adding in separate steps to avoid race condition
if there are more pairs to process, repeat pair processing loop, otherwise go home




```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numèric_st̄d.ALL;
LIBRARY UNISIM;
USE UNISIM.Vcomponents.ALL;
ENTITY system system sch tb IS
END system sys
ARCHITECTURE behavioral OF system_system_sch_tb IS
COMPONENT system
PORT( clock : IN STD_LOGIC;
x : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
y : OUT STD_LOGIC_VECTOR (31 DOWNTO 0);
y_frac_bits -: OUTT STD_LOGIC_VECTOR (7 DOWNTO 0);
nrdy \ IN STD_LOGIC;
rdy : OUT STD_LOGIC;
rr : OUT STD_LOGIC);
END COMPONENT
SIGNAL clock : STD_LOGIC := '0';
SIGNAL x : STD_LOGİC_VECTOR (7 DOWNTO 0) := "00000000";
SIGNAL y : STD_LOGIC_VECTOR (31 DOWNTO 0);
SIGNAL y_frac_bits : STD_LOGIC_VECTOR (7 DOWNTO 0);
SIGNAL nrdy : STD_LOGIC := '0';
SIGNAL rdy : STD LOGIC;
SIGNAL rr : STD_LOGIC;
BEGIN
    UUT: system PORT MAP(
    clock => clock,
    x => x,
    y => y,
    y_frac_bits => y_frac_bits,
    nrdy => nrdy,
    rdy => rdy,
    rr => rr
    );
    clock <= not clock after 1 ns;
-- *** Test Bench - User Defined Section ***
    tb : PROCESS
    procedure Feed_number(
        constant num : in integer) is
    begin
if rdy = '0' then wait until rdy = '1'; end if;
wait for 2 ns; -- comment out wait for faster operation
x <= std_logic_vector(to_unsigned(num, 8));
nrdy <= '1';
if rdy = '1' then wait until rdy = '0'; end if;
wait for 2 ns;
x <= "00000000";
nrdy <= '0';
end procedure;
BEGIN
- feed k
wait for 50 ns;
Feed_number(4);
-- feed 4 pairs
Feed number(123);
Feed_number (85);
Feed_number(71);
Feed_number (2);
Feed number (0);
Feed number(0);
Feed_number (64);
Feed_number (64);
-- expected result: 9808.375 = 156934 / (2^4)
-- feed k
wait until rr = '1';
wait for 50 ns;
Feed_number (2);
-- feed 2 pairs
Feed_number(69);
Feed number(13);
Feed number (7);
Feed_number (5);
-- expected result: -213.25 = -1706 / (2^3)
```

WAIT; -- will wait forever
END PROCESS:
*** End Test Bench - User Defined Section ***
END;


